跳到主要导航 跳到搜索 跳到主要内容

Improving LDPC performance via asymmetric sensing level placement on flash memory

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

Flash memory development through technology scaling and bit density has significant impact on the reliability of flash cells. Hence strong error correction code (ECC) schemes are highly recommended. With a strong error correction capability, low-density-parity code (LDPC) is now applied for the state-of-the-art flash memory. However, LDPC has long decoding latency when the raw bit error rates (RBER) are high. This is because it needs finegrained soft sensing between states to iteratively decode the raw data. In this work, we propose a smart sensing level placement scheme to reduce the LDPC decoding latency. The basic idea for the placement scheme is motivated by two asymmetric error characteristics of flash memory: the asymmetric errors at different states, and the asymmetric errors caused by voltage left-shifts and right-shifts. With understanding of these two types of error characteristics, the sensing levels are smartly placed to achieve reduced sensing levels while maintaining the error correction capability of LDPC. Experiment analysis shows that the proposed scheme achieves significant performance improvement.

源语言英语
主期刊名2017 22nd Asia and South Pacific Design Automation Conference, ASP-DAC 2017
出版商Institute of Electrical and Electronics Engineers Inc.
560-565
页数6
ISBN(电子版)9781509015580
DOI
出版状态已出版 - 16 2月 2017
已对外发布
活动22nd Asia and South Pacific Design Automation Conference, ASP-DAC 2017 - Chiba, 日本
期限: 16 1月 201719 1月 2017

出版系列

姓名Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC

会议

会议22nd Asia and South Pacific Design Automation Conference, ASP-DAC 2017
国家/地区日本
Chiba
时期16/01/1719/01/17

指纹

探究 'Improving LDPC performance via asymmetric sensing level placement on flash memory' 的科研主题。它们共同构成独一无二的指纹。

引用此