跳到主要导航 跳到搜索 跳到主要内容

Energy efficient joint scheduling and multi-core interconnect design

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

Energy efficient and high performance interconnect is critical for multi-core architecture. Interconnect with power saving segmented buses satisfies the tight latency and high volumn data transfer needs of applications with large embeded pallelism. This paper analyzes the major energy consumption factors of interconnect with segmented buses from high level synthesis. It presents a computation and inter-core data transfer scheduling algorithm to minimize the interconnect energy consumption by addressing the analyzed factors while exploring an application's maximum parallelism. This paper jointly considers scheduling and interconnect design. It presents an application specific approach to determine the minimum number of segmented buses required and an optimal inter core data transfer schedule which can be used to configure the switches on the segmented buses to avoid bus contention and minimize interconnect energy consumption with a given application. Experimental results show that the proposed scheduling algorithm can reduce interconnect dynamic energy consumption about 71% and static energy consumption about 23% on average compared to the other communication cost conscious scheduling techniques for evaluated high parallelism DSP applications.

源语言英语
主期刊名2010 15th Asia and South Pacific Design Automation Conference, ASP-DAC 2010
879-884
页数6
DOI
出版状态已出版 - 2010
已对外发布
活动2010 15th Asia and South Pacific Design Automation Conference, ASP-DAC 2010 - Taipei, 中国台湾
期限: 18 1月 201021 1月 2010

出版系列

姓名Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC

会议

会议2010 15th Asia and South Pacific Design Automation Conference, ASP-DAC 2010
国家/地区中国台湾
Taipei
时期18/01/1021/01/10

联合国可持续发展目标

此成果有助于实现下列可持续发展目标:

  1. 可持续发展目标 7 - 经济适用的清洁能源
    可持续发展目标 7 经济适用的清洁能源

指纹

探究 'Energy efficient joint scheduling and multi-core interconnect design' 的科研主题。它们共同构成独一无二的指纹。

引用此