跳到主要导航 跳到搜索 跳到主要内容

Dual partitioning multicasting for high-performance on-chip networks

  • Jianhua Li*
  • , Liang Shi
  • , Chun Jason Xue
  • , Yinlong Xu
  • *此作品的通讯作者

科研成果: 期刊稿件文章同行评审

摘要

As the number of cores integrated onto a single chip increases, power dissipation and network latency become ever-increasingly stringent. On-chip network provides an efficient and scalable interconnection paradigm for chip multiprocessors (CMPs), wherein one-to-many (multicast) communication is universal for such platforms. Without efficient multicasting support, traditional unicasting on-chip networks will be low efficiency in tackling such multicast communication. In this paper, we propose Dual Partitioning Multicasting (DPM) to reduce packet latency and balance network resource utilization. Specifically, DPM scheme adaptively makes routing decisions based on the network load-balance level as well as the link sharing patterns characterized by the distribution of the multicasting destinations. Extensive experimental results for synthetic traffic as well as real applications show that compared with the recently proposed RPM scheme, DPM significantly reduces the average packet latency and mitigates the network power consumption. More importantly, DPM is highly scalable for future on-chip networks with heavy traffic load and varieties of traffic patterns.

源语言英语
页(从-至)1858-1871
页数14
期刊Journal of Parallel and Distributed Computing
74
1
DOI
出版状态已出版 - 1月 2014
已对外发布

指纹

探究 'Dual partitioning multicasting for high-performance on-chip networks' 的科研主题。它们共同构成独一无二的指纹。

引用此