跳到主要导航 跳到搜索 跳到主要内容

A 40Gb/s PAM4 Baud-Rate CDR with Equal-Slope Algorithm

  • Xiao Xiang
  • , Wei Xin Gai*
  • , Ai He
  • , Bing Yi Ye
  • , Hao Wei Niu
  • , Hang Zhou
  • *此作品的通讯作者
  • Peking University

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

This paper presents a 40Gb/s PAM4 baud-rate clock and data recovery (CDR) with equal-slope (ES) algorithm. Comparing to MM-CDR, whether equipped with feedforward equalizer (FFE) on transmitter (TX) side or not, ES-CDR has advantages in recovered eye-height and timing margin by optimizing sampling point, while avoiding extra hardware cost. Realized in 28nm CMOS process, the ES-CDR showcases x7 orders of magnitude lower bit error rate (BER) for 12dB loss at 40Gb/s PAM4.

源语言英语
主期刊名Proceedings of 2022 IEEE 16th International Conference on Solid-State and Integrated Circuit Technology, ICSICT 2022
编辑Fan Ye, Ting-Ao Tang
出版商Institute of Electrical and Electronics Engineers Inc.
ISBN(电子版)9781665469067
DOI
出版状态已出版 - 2022
已对外发布
活动16th IEEE International Conference on Solid-State and Integrated Circuit Technology, ICSICT 2022 - Nanjing, 中国
期限: 25 10月 202228 10月 2022

出版系列

姓名Proceedings of 2022 IEEE 16th International Conference on Solid-State and Integrated Circuit Technology, ICSICT 2022

会议

会议16th IEEE International Conference on Solid-State and Integrated Circuit Technology, ICSICT 2022
国家/地区中国
Nanjing
时期25/10/2228/10/22

指纹

探究 'A 40Gb/s PAM4 Baud-Rate CDR with Equal-Slope Algorithm' 的科研主题。它们共同构成独一无二的指纹。

引用此