跳到主要导航 跳到搜索 跳到主要内容

A 3.84 GHz 32 fs RMS Jitter Over-Sampling PLL with High-Gain Cross-Switching Phase Detector

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

A 32 fs RMS jitter oversampling phase-locked loop (OSPLL) exploiting a high-gain cross-switching phase detector (CSPD) is proposed. The over-sampling PLL increases sam-pling frequency by 4x, reducing the in-band phase noise and overcoming the loop bandwidth limitation due to the reference frequency. Leveraging the increased loop bandwidth, the noise contribution of the voltage-controlled oscillator (VCO) is sig-nificantly suppressed. The high-gain CSPD adopts a common-mode sampling technique with time interleaving switches to ensure that the reference clock is sampled only at the maximum slew rate. The CSPD with a higher gain facilitates reducing the noise contribution from the phase detector (PD) and the transconductance cell. Additionally, an RC poly-phase filter (PPF) is employed to generate quadrature clocks, avoiding the deterioration of the PLL's low offset frequency phase noise. The PLL is implemented in a 40-nm CMOS process. Simulation results show that the PLL achieves a 32 fs RMS jitter integrated from 10 kHz to 100 MHz and a power consumption of 6.5 mW, resulting in an FoMjitter of -261 dB. At 3.84 GHz frequency, the in-band phase noise is -136.8 dBc/Hz at 100 kHz offset.

源语言英语
主期刊名ISCAS 2023 - 56th IEEE International Symposium on Circuits and Systems, Proceedings
出版商Institute of Electrical and Electronics Engineers Inc.
ISBN(电子版)9781665451093
DOI
出版状态已出版 - 2023
活动56th IEEE International Symposium on Circuits and Systems, ISCAS 2023 - Monterey, 美国
期限: 21 5月 202325 5月 2023

出版系列

姓名Proceedings - IEEE International Symposium on Circuits and Systems
2023-May
ISSN(印刷版)0271-4310

会议

会议56th IEEE International Symposium on Circuits and Systems, ISCAS 2023
国家/地区美国
Monterey
时期21/05/2325/05/23

指纹

探究 'A 3.84 GHz 32 fs RMS Jitter Over-Sampling PLL with High-Gain Cross-Switching Phase Detector' 的科研主题。它们共同构成独一无二的指纹。

引用此