TY - JOUR
T1 - Trapping analysis and countermeasure for arsenic auto-doping in 40-nm epitaxial diode arrays and CMOS integration
AU - Liu, Yan
AU - Wang, Heng
AU - Liu, Bo
AU - Cheng, Yan
AU - Song, Sannian
AU - Wu, Liangcai
AU - Zhou, Dong
AU - Song, Zhitang
N1 - Publisher Copyright:
© 2017 Elsevier Ltd
PY - 2017/11/15
Y1 - 2017/11/15
N2 - In this work, a methodology to analyze trapping mechanism of As auto-doping has been presented in the epitaxial diode array and CMOS integration. With a temperature-pressure optimization in three-step silicon epitaxial growth being proposed, As trapping mechanism has been revealed and auto-doping effect has been suppressed efficiently. Most importantly, the shifting CMOS devices are adjusted to meet the 40-nm Wafer Acceptance Test (WAT) target value according to technology computer aided design (TCAD) simulation results. High-resolution transmission electron microscopy (HRTEM) image reveals that the periodical lattice structure of silicon epitaxy has been formed in this three-step epitaxial growth. As surface and bulk auto doping profiles of in diode array and CMOS regions have been investigated by secondary ion mass spectroscopy (SIMS). It demonstrated that As auto-doping effect can be suppressed by higher temperature of 1100 ℃ and lower background partial pressure of 10 Torr in the capping and main epitaxy deposition respectively, without compromising epitaxial film quality. According to the optimal diode array process, normalized buried N+ layer (BNL) doping level of 4.5 has been employed to achieve lower word-line (WL) series resistance of 60Ω/sq, and higher on-current density of 1.47×107A/cm2 in 16×16 bits 4F2 diode array.
AB - In this work, a methodology to analyze trapping mechanism of As auto-doping has been presented in the epitaxial diode array and CMOS integration. With a temperature-pressure optimization in three-step silicon epitaxial growth being proposed, As trapping mechanism has been revealed and auto-doping effect has been suppressed efficiently. Most importantly, the shifting CMOS devices are adjusted to meet the 40-nm Wafer Acceptance Test (WAT) target value according to technology computer aided design (TCAD) simulation results. High-resolution transmission electron microscopy (HRTEM) image reveals that the periodical lattice structure of silicon epitaxy has been formed in this three-step epitaxial growth. As surface and bulk auto doping profiles of in diode array and CMOS regions have been investigated by secondary ion mass spectroscopy (SIMS). It demonstrated that As auto-doping effect can be suppressed by higher temperature of 1100 ℃ and lower background partial pressure of 10 Torr in the capping and main epitaxy deposition respectively, without compromising epitaxial film quality. According to the optimal diode array process, normalized buried N+ layer (BNL) doping level of 4.5 has been employed to achieve lower word-line (WL) series resistance of 60Ω/sq, and higher on-current density of 1.47×107A/cm2 in 16×16 bits 4F2 diode array.
KW - As Auto-doping mechanism
KW - Diode array drivability
KW - Epitaxial growth
KW - Process compatibility
UR - https://www.scopus.com/pages/publications/85028058718
U2 - 10.1016/j.mssp.2017.08.021
DO - 10.1016/j.mssp.2017.08.021
M3 - 文章
AN - SCOPUS:85028058718
SN - 1369-8001
VL - 71
SP - 326
EP - 331
JO - Materials Science in Semiconductor Processing
JF - Materials Science in Semiconductor Processing
ER -