TY - JOUR
T1 - TCAD Simulations of Reconfigurable Field-Effect Transistor With Embedded-Fin-Contact to Improve On-Current
AU - Wang, Chao
AU - Hu, Junfeng
AU - Liu, Ziyu
AU - Li, Xiaojin
AU - Shi, Yanling
AU - Sun, Yabin
N1 - Publisher Copyright:
© 1963-2012 IEEE.
PY - 2024/5/1
Y1 - 2024/5/1
N2 - Reconfigurable field effect transistors (RFETs) hold promise for next-generation VLSI technology. This work presents a Fin-type RFET structure with embedded-Fin-contact designed (EFC-RFET) to overcome the limitation of low ON-state saturation current (I-{ mathrm{ON}} ). The results show that I-{ mathrm{ON}} of the proposed EFC-RFET under both n-type and p-type programs improves about two orders of magnitude, compared to its conventional counterpart. The unique side tunneling, induced by the embedded Fin within the silicide source and drain contributes to the saturation current of the proposed EFC-RFET. Geometry parameters, including the length of the Fin embedded in the source and the drain ({L}-{text {EF}} ), Fin width ({W}-{text {Fin}} ), and Fin height ({H}-{text {Fin}} ), are investigated to ascertain their impacts on dc, ac, and RF characteristics. Furthermore, the propagation delay of a basic combination logic circuit is found to reduce by about two orders of magnitude. The underlying physical mechanism is discussed in detail. This work paves a novel path for the design of high-performance RFET devices.
AB - Reconfigurable field effect transistors (RFETs) hold promise for next-generation VLSI technology. This work presents a Fin-type RFET structure with embedded-Fin-contact designed (EFC-RFET) to overcome the limitation of low ON-state saturation current (I-{ mathrm{ON}} ). The results show that I-{ mathrm{ON}} of the proposed EFC-RFET under both n-type and p-type programs improves about two orders of magnitude, compared to its conventional counterpart. The unique side tunneling, induced by the embedded Fin within the silicide source and drain contributes to the saturation current of the proposed EFC-RFET. Geometry parameters, including the length of the Fin embedded in the source and the drain ({L}-{text {EF}} ), Fin width ({W}-{text {Fin}} ), and Fin height ({H}-{text {Fin}} ), are investigated to ascertain their impacts on dc, ac, and RF characteristics. Furthermore, the propagation delay of a basic combination logic circuit is found to reduce by about two orders of magnitude. The underlying physical mechanism is discussed in detail. This work paves a novel path for the design of high-performance RFET devices.
KW - Embedded-Fin
KW - Fin channel
KW - Schottky barriers
KW - reconfigurable field effect transistor (RFET)
UR - https://www.scopus.com/pages/publications/85188906839
U2 - 10.1109/TED.2024.3375829
DO - 10.1109/TED.2024.3375829
M3 - 文章
AN - SCOPUS:85188906839
SN - 0018-9383
VL - 71
SP - 2849
EP - 2855
JO - IEEE Transactions on Electron Devices
JF - IEEE Transactions on Electron Devices
IS - 5
ER -