Optimizing circuits with confidence probability using probabilistic retiming

  • S. Tongsima*
  • , C. Chantrapornchai
  • , E. H.M. Sha
  • , Nelson L. Passos
  • *Corresponding author for this work

Research output: Contribution to journalConference articlepeer-review

6 Scopus citations

Abstract

VLSI circuit manufacturing results in theoretically identical components that actually have varying propagation delays. A `worst-case' or even `average-case' estimation of such delays during the design procedure may be overly pessimistic and will lead to costly and unnecessary redesign cycles. This paper presents a new optimization methodology, called probabilistic retiming, which transforms a circuit based on statistical timing data gathered either from component production histories or from a simulation of the fabrication process. Such circuits are modeled as graphs where each vertex represents a combinational element that has a probabilistic timing characteristic. A polynomial-time algorithm, applicable to such a graph, is developed which retimes a circuit in order to produce a design operating in a specified cycle time within a given confidence level. Experiments show that probabilistic retiming consistently produces faster circuits for a given confidence level, as compared with the traditional retiming algorithm.

Original languageEnglish
Pages (from-to)270-273
Number of pages4
JournalProceedings - IEEE International Symposium on Circuits and Systems
Volume6
StatePublished - 1998
Externally publishedYes
EventProceedings of the 1998 IEEE International Symposium on Circuits and Systems, ISCAS. Part 5 (of 6) - Monterey, CA, USA
Duration: 31 May 19983 Jun 1998

Fingerprint

Dive into the research topics of 'Optimizing circuits with confidence probability using probabilistic retiming'. Together they form a unique fingerprint.

Cite this