Abstract
A reconfigurable interconnection technology is proposed in this letter for chiplet integrated systems, with conductive bridging random access memory (CBRAM) based switch matrix. The switch matrix with a crossbar structure is implemented easily by spin-coating process, compatible with the packaging technology of high-resistivity silicon interposer. The equivalent circuit model is established. A 2 × 2 switch matrix prototype is developed with the insertion loss below 3.8 dB for arbitrary transmission path from DC to 67 GHz. The fabricated 4 × 4 switch matrix prototype achieves the 3-dB bandwidth over DC to 30 GHz. Under the data rate of 30 Gbps and the rise time of 15 ps, the near- and far-end crosstalks are all below 3% of the input signal swing, the eye height is 71%, and the root-mean-square jitter is only 1.26 ps. Noting that the CBRAM-based switch matrix consumes no static power, the proposed reconfigurable passive silicon interposer is a promising technology for flexible chiplet integration.
| Original language | English |
|---|---|
| Pages (from-to) | 1823-1826 |
| Number of pages | 4 |
| Journal | IEEE Electron Device Letters |
| Volume | 45 |
| Issue number | 10 |
| DOIs | |
| State | Published - 2024 |
| Externally published | Yes |
Keywords
- Chiplet
- conductive bridging random access memory (CBRAM)
- passive interposer
- reconfigurable interconnection
- switch matrix